

# California Polytechnic State University Pomona

# DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

Digital Circuit Design Verilog

ECE 3300L

Report #2

Prepared by

-----

**Heba Hafez** 017353323

Sean Wygant 017376658

Group Y

Mohamed Aly

July 1, 2025

**Objective**: In Verilog, students will design a 16-to-1 Multiplexer (MUX 16x1) using gate-level 2x1 multiplexers. The Nexy's A7 Board pushbuttons will be used to control the MUX with switch life behavior through applying debouncing and toggle flip-flops per bit. The MUX output will be displayed on LED0, with inputs fed from the 16 switches.

## **Code and Explanation**:

### Mux 2x1 Gate

```
module mux2x1(
input a, b,
input sel,
output y
);
wire nsel, al, bl;
not (nsel, sel);
and (al, a, nsel);
and (bl, b, sel);
or (y, al, bl);
endmodule
```

Based on the select (sel) inputs a or b are selected.

Not will invert the select inputs, and will choose a if select is 0 and b if select is 1.

Then the or will give the output.

### MUX 16x1 using Generate Loops

```
23 module mux16x1(
24 input [15:0] in.
25 | input [3:0] sel,
26 output out 27 );
28 | wire [15:0] level1;
29 | wire [7:0] level2;
30 wire [3:0] level3;
31 genvar i;
32 ! generate
33 \stackrel{\cdot}{\ominus} for (i = 0; i < 8; i = i + 1)
34 mux2x1 m1 (.a(in[2*i]), .b(in [2*i+1]), .sel(sel[0]), .y(level1[i]));
35 \ominus for (i = 0; i < 4; i = i + 1)
36 mux2x1 m2 (.a(level1[2*i]), .b(level1[2*i+1]), .sel(sel[1]), .y(level2[i]));
37 \ominus for (i = 0; i < 2; i = i + 1)
38 \(\hat{\rightarrow}\) mux2x1 m3 (.a(level2[2*i]), .b(level2[2*i+1]), .sel(sel[2]), .y(level3[i]));
39 | mux2x1 m4 (.a(level3[0]), .b(level3[1]), .sel(sel[3]), .y(out));
40 | endgenerate
41 endmodule
42
```

Using the 2x1 Muxs there's a sequence and loop to create the 16x1 Mux. This calls back to the mux 2x1 module. "genvar i" is used in the loop to instantiate the multiple muxs.

### **Debounce Module**

```
22 '
23  module debounce(
24  input clk,
25  input btn_in,
26  ioutput reg btn_clean
27  i);
28  reg [2:0] shift_reg;
29  always @(posedge clk) begin
30  ishift_reg <= {shift_reg[1:0], btn_in};
31  if (shift_reg == 3'b111) btn_clean <= 1;
32  else if (shift_reg == 3'b000) btn_clean <= 0;
33  end
34  endmodule</pre>
```

In order to debounce the noise we filter the circuit by using a 3-bit shift register. Within the if-else statement, it states that if the register is "3'b111" so 111 the button will be on/1, if it is "3'b000" or 000 it will be on/1.

## Toggle Flip-Flop

```
4 | input clk,
5 input rst,
6 input btn raw,
7 | output reg state
8 ¦ );
9 wire btn_clean;
0 | reg btn_prev;
1 debounce db (.clk(clk), .btn in(btn raw), .btn clean(btn clean));
2 - always @(posedge clk) begin
3  if (rst) begin
5 | btn_prev <= 0;</pre>
6 end else begin
7 if (btn_clean && !btn_prev)
8 ← state <= ~state;
9 | btn_prev <= btn_clean;
0 🖨 end
1 \stackrel{\cdot}{\ominus} end
2 endmodule
```

Each time the button is pressed, the state of the button is toggled. This is done by toggling the rising edges (state <= ~ state) of btn clean and btn prev then resetting (rst) them to start over.

# Top-Level Module

```
module top_mux_lab3(
input clk,
input rst,
input [15:0] SW,
input btnU, btnD, btnL, btnR,
output LED0

;

wire [3:0] sel;

toggle_switch t0 (.clk(clk), .rst(rst), .btn_raw(btnD), .state(sel[0]));

toggle_switch t1 (.clk(clk), .rst(rst), .btn_raw(btnR), .state(sel[1]));

toggle_switch t2 (.clk(clk), .rst(rst), .btn_raw(btnL), .state(sel[2]));

toggle_switch t3 (.clk(clk), .rst(rst), .btn_raw(btnL), .state(sel[3]));

toggle_switch t3 (.clk(clk), .rst(rst), .btn_raw(btnU), .state(sel[3]));

mux16x1 mux (.in(SW), .sel(sel), .out(LED0));
endmodule
```

The data inputs switch 0-16 of the mux, output led 0, and buttons up, down, left, and right are declared, as well as the clock and reset. Each button toggles one bit of the select signal and drives it to the LED. This calls back to the toggle switch and debounce modules.

### Testbench

```
7 !
                      // DUT I/O
      8
                      reg clk, rst;
      9 ¦
                                                     btnD, btnR, btnL, btnU;
                     reg
    10
                    reg [15:0] SW;
    11
                                                 LED0=0;
    12
                     // drive sel procedurally
    13
    14
                 reg [3:0] sel;
    15
                   integer
                                                  i,j;
    16
    17
                  // Instantiate DUT
                 top_mux_lab3 uut (
    18
    19
                           .clk (clk),
    20 : .rst (rst),
    21
                     .btnD (btnD),
.btnR (btnR),
    22
    23 ¦
                         .btnL (btnL),
                       .btnU (btnU),
.SW (SW),
.LED0 (LED0)
    2.4
    25
    26
                 );
    27
    28
    29
                 // clock generator
    30 

initial begin
                 clk = 0;
    31
    32 |
                          forever #10 clk = ~clk;
    33 🖨 end
35 |
                  // main test
36 🖯 initial begin
37
                     rst = 1;
                     SW = 16'b0;
38
                    btnD = 0; btnR = 0; btnL = 0; btnU = 0;
39
40
                    rst = 0; // deassert reset
41
                     // sweep through all 16 select values
43
44 😓
                   for (i = 0; i < 16; i = i + 1) begin
                          SW = 16'b0;
45 i
46
                          rst=1;
47
48
                          #20;
rst=0;
                         sel = i[3:0];
49
50 ¦
                         {btnU, btnL, btnR, btnD} = sel;
                          #20 for (j = 0; j < 16; j = j + 1) begin
51
52 🖯
53 ¦
                         SW = 1'b1 << j;
                          #20;
54 ¦
55
                             $display("---- Testing MUX setting %0d ----", i);
                           $\frac{\partial content of conten
56
57
                           #20;
58 🖒
                            end
59 🖨
                         end
60
                         Sfinish:
```

All buttons, the clock, reset, and switches are declared as well as integers i and j to be used in our for loop. The first initial begin is for the clock to generate a 50MHz clock. Then the main test loop resets the DUT and initializes the signals, ending with rst=0 to loop the reset. The buttons

port back to the top module to call the debounce and flip flop. The outer loop then sweeps through the 4-bit values 0-15. The inner loop sets one switch bit high at a time, then displays the select, LED0, and other outputs.

# **Vivado Utilizations (LUTs, FFs, Power)**:

#### 1. Slice Logic

| +                     | + |      | + |       | + |            | + |           | + |       | + |
|-----------------------|---|------|---|-------|---|------------|---|-----------|---|-------|---|
| Site Type             | Ī | Used | i | Fixed | Ī | Prohibited | Ī | Available | Ī | Util% | 1 |
| +                     | + |      | + |       | + |            | + |           | + |       | + |
| Slice LUTs*           | Ī | 12   | Ī | 0     | 1 | 0          | 1 | 63400     | 1 | 0.02  | 1 |
| LUT as Logic          | I | 12   | Ī | 0     | 1 | 0          | 1 | 63400     | 1 | 0.02  | 1 |
| LUT as Memory         | I | 0    | Ī | 0     | 1 | 0          | 1 | 19000     | 1 | 0.00  | 1 |
| Slice Registers       | I | 24   | Ī | 0     | 1 | 0          | 1 | 126800    | 1 | 0.02  | 1 |
| Register as Flip Flop | I | 24   | Ī | 0     | 1 | 0          | 1 | 126800    | 1 | 0.02  | 1 |
| Register as Latch     | I | 0    | Ī | 0     | 1 | 0          | 1 | 126800    | 1 | 0.00  | 1 |
| F7 Muxes              | I | 2    | Ī | 0     | 1 | 0          | 1 | 31700     | 1 | <0.01 | 1 |
| F8 Muxes              | I | 1    | Ī | 0     | 1 | 0          | 1 | 15850     | 1 | <0.01 | 1 |
|                       |   |      |   |       |   |            |   |           |   |       |   |

<sup>\*</sup> Warning! The Final LUT count, after physical optimizations and full implementation, is typically lower. Run opt\_design after synthesis, if not already completed, Warning! LUT value is adjusted to account for LUT combining.
Warning! For any ECO changes, please run place\_design if there are unplaced instances

#### 1. Summary

+----+ | Total On-Chip Power (W) | 0.101 | | Design Power Budget (W) | Unspecified\* | | Power Budget Margin (W) | NA | | Junction Temperature (C) | 25.5 | Setting File | ---| Simulation Activity File | ---| Design Nets Matched | NA +----+

#### 1.1 On-Chip Components

| +  | On-Chip      | I      | Power (W) | Ì    | Used | İ  | Available | +<br>  Utilization (%) |
|----|--------------|--------|-----------|------|------|----|-----------|------------------------|
| +  | Clocks       | +-<br> | 0.001     |      | 3    |    |           | ++<br>                 |
| i  | Slice Logic  | i      | <0.001    | i    | 51   | i  |           |                        |
| 1  | LUT as Logic | ı      | <0.001    | Ī    | 12   | Ī  | 63400     | 0.02                   |
| 1  | Register     |        | <0.001    | Ī    | 24   | Ī  | 126800    | 0.02                   |
| 1  | F7/F8 Muxes  | Ī      | <0.001    | Ī    | 3    | Ī  | 63400     | <0.01                  |
| 1  | Others       | ı      | 0.000     | Ī    | 12   | 1  |           |                        |
| 1  | Signals      | I      | <0.001    | Ī    | 53   | Ī  |           |                        |
| 1  | I/O          |        | 0.002     | Ī    | 23   | 1  | 210       | 10.95                  |
| 1  | Static Power |        | 0.097     | 1    |      | 1  |           | l I                    |
| -1 | Total        |        | 0.101     | 1    |      | 1  |           |                        |
| +  |              | +-     |           | . 4. |      | -+ |           | ++                     |

<sup>\*</sup> Specify Design Power Budget using, set operating conditions -design power budget <value in Watts>

### (Testbench with waveform) Screenshot Proofs:



#### Video Link:

https://youtu.be/a1tPf9ari9A

#### **Partner Contribution:**

The lab was worked on together in person, so the work is 50/50. Heba started the project and code, then Sean fixed up the testbench. Heba was able to get the hardware to work while Sean edited the test bench to properly show all switches on the simulations. Heba then put together the lab report with Sean's screenshots and utilizations while Sean demonstrated the board and edited the video. All work was mutual with input on the code, report, and video done together.

**Conclusion**: For Lab 3 we finally got the basics down from the first two labs on how Vivado works, so this time, software was our sole focus. All files were set up properly, and the hardware worked as expected after some small editing inside our constraint file. However, when it came to testing the lab through simulation, our testbench had troubles after switch 4. We properly needed to get all 16 switches to be read through our loop to properly reflect the toggling of the 2x1 Muxs.